# Power Delivery Network Design Training

**Q**IIALCO**M** 

Qualcomm Technologies, Inc.

80-VT310-13 Rev. F

Confidential and Proprietary – Qualcomm Technologies, Inc.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm or its subsidiaries without the express approval of Qualcomm's Configuration Management.





NO PUBLIC DISCLOSURE PERMITTED: Please report postings of this document on public servers or websites to: <a href="mailto:DocCtrlAgent@qualcomm.com">DocCtrlAgent@qualcomm.com</a>.

Restricted Distribution: Not to be distributed to anyone who is not an employee of either Qualcomm or its subsidiaries without the express approval of Qualcomm's Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc.

Qualcomm is a trademark of QUALCOMM Incorporated, registered in the United States and other countries. MSM is a trademark of QUALCOMM Incorporated, registered in the United States and other countries. All QUALCOMM Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

© 2010, 2012, 2014 Qualcomm Technologies, Inc.

#### **Revision History (1 of 4)**

|          |                | ⊕                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| А        | June 2010      | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| В        | July 2010      | Introduction: Enhanced definition of V <sub>min</sub> and V <sub>max</sub> . Explained that, beyond 25 MHz, the PDN is dominated by device package internal RLC circuits.  PDN Theory: Added this section.  PCB Design Requirements: For frequency range 300 kHz−10 MHz, added the comment that each decoupling cap must have its own via directly to the ground plane.  PDN Design Example: Clarified the reference design example as using the QSD8650A <sup>™</sup> device. Added an important note about the need for PMIC bulk caps.  Clarified the case 5 plots and added an explanation related to the increase/decrease of C/L.  FAQ: Rewritten, adding new FAQs. Added more information on simulation. |  |  |
| С        | August 2010    | Clarified the following FAQs: FAQ – PDN Guidelines; added figures and replaced the "fr" acronym with "ac" FAQ – PDN Measurement Recommendations; added a figure FAQ – Stress Test for Other Power Rails; reworded sentences Added the following new FAQs: FAQ – Mentor Graphics PADS Files FAQ – Precautions for Layout Files FAQ – PCB Stack-up FAQ – Measuring PMIC DC Error                                                                                                                                                                                                                                                                                                                                  |  |  |
| D        | September 2010 | <ul> <li>Slide 6 – Added new slide, Scope and Intended Audience</li> <li>Slide 8 – Corrected typo in V(t) formula for F<sup>-1</sup> in the Introduction</li> <li>Slide 14 – PDN Theory – updated figure for clarification</li> <li>Slide 18 – PCB Z(w) Design Guidelines – Removed the recommendation for 2x voltage rating on capacitor selection</li> <li>Slide 22:</li> <li>Added for PCB to PDN Maximum Impedance Guideline title</li> <li>Added new device MSM7x27T to PDN Maximum Impedance Guidelines</li> <li>Slide 25 – PDN Design Example – Added a note that all plots are simulations and correlate with actual measured data</li> </ul>                                                           |  |  |

#### **Revision History (2 of 4)**

| Revision     | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| D<br>(cont.) | September 2010 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Е            | April 2012     | <ul> <li>Slide 6 – Added AC1 and FAQ sub-sections to Agenda</li> <li>Slide 7 – Added Terms and Definitions</li> <li>Slide 17 – PDN Theory – Modified PDN circuit diagram</li> <li>Slide 25 – PDN Theory – Added Static IR Drop</li> <li>Slide 26 – PDN Theory – Added PCB Stack-up Considerations</li> <li>Slide 27 – PDN Theory – Added Capacitor Placements</li> <li>Slide 28 – PDN Theory – Added Decoupling Capacitor Routing Scenarios</li> <li>Slide 50 – AC1 Stress Test – Added title slide</li> <li>Slide 51 – AC1 Stress Test – Added Introduction and Recommended lab setup information</li> <li>Slide 52 – AC1 Stress Test – Added Probe Setup</li> <li>Slide 53 – AC1 Stress Test – Added Typical AC1 Waveform</li> <li>Slide 54 – AC1 Stress Test – Added Terms and Definitions</li> <li>Slide 55 – AC1 Stress Test – Added Terms and Definitions (cont.)</li> <li>Slide 56 – AC1 Stress Test – Added Margin Calculations</li> <li>Slide 57 – FAQ General – Added PDN Targets</li> </ul> |  |

#### **Revision History (3 of 4)**

| Revision     | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| E<br>(cont.) | April 2012   | <ul> <li>Slide 60 – FAQ General – Modified PDN Guidelines (cont.)</li> <li>Slide 62 – FAQ General – Modified VRM Models, Transient Simulations</li> <li>Slide 73 – FAQ Simulation – Added new title</li> <li>Slide 77 – FAQ Simulation – Added additional files to be provided from Rev B.</li> <li>Slide 86 – FAQ Simulation – Added PMIC Models</li> <li>Slide 87 – FAQ Simulation – Added Package/Die Models</li> <li>Slide 88 – FAQ Simulation – Added Port Definition</li> <li>Slide 89 – FAQ Simulation – Added Resistance Measurement</li> <li>Slide 90 – FAQ Simulation – Added Current Measuring Resistor</li> <li>Slide 91 – FAQ Simulation – Added Time Domain Simulation</li> <li>Slide 92 – FAQ Simulation – Added Chip Power Model</li> <li>Slide 93 – FAQ Simulation – Added Transient Simulation</li> <li>Slide 94 – FAQ AC1 Stress Test – Added new title</li> <li>Slide 95 – FAQ AC1 Stress Test – Added Stress Tests for Other Power Rails</li> <li>Slide 97 – FAQ Impedance Measurement – Added Simulation vs. Lab Measurement Correlation</li> </ul>                                                                                                                                                                                                                                                                           |  |  |
| F            | October 2014 | <ul> <li>Clarified throughout the document that PDN simulations must be done as soon as parts placement and PDN routing is finished. Also changed "targets" to "specifications" throughout the document</li> <li>Clarified throughout the document that the regulator in the PDN system can be SMPS or LDO</li> <li>Removed obsolete references to QSD from the document</li> <li>Slide 8 – Terms and Definitions: Modified the definition of bulk capacitors and local decoupling capacitors</li> <li>Slide 11 – Introduction: Clarified the introduction</li> <li>Slide 19 – Key Concept – Loop Inductance: Added a slide to explain loop inductance and identify the key items for reducing it</li> <li>Slide 23-26 – PCB Z(ω) Design Guidelines: Modified the explanations on the graphs</li> <li>Slide 53 – Stress Test: Clarified the use of AC1 and added that customers should also run their own high concurrency tests at temperature extremes</li> <li>Slide 55 – Stress Test Probe Setup: Added arrows indicating where to solder the shield and center conductor of the semi-rigid coaxial shield</li> <li>Slides 66 – General – PDN Specifications: Modified answers for frequently answered questions</li> <li>Slides 67-68 – General – Failure to Meet PDN Specifications: Added slides to frequently answered questions</li> </ul> |  |  |

#### **Revision History (3 of 4)**

| Revision     | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| F<br>(cont.) | October 2014 | <ul> <li>Slide 73 – General – Via Routing: Modified the figure to show both power and ground routing.</li> <li>Slide 74 – General – PCB Area and BOM Count: Modified the answers</li> <li>Slide 75 – General – Placement Distance between PMIC and the Processor: Clarified that thermal considerations take priority when determining the distance from the PMIC to the MSM</li> <li>Slide 81 – General – Simulation Tools: Modified the answers</li> <li>Slide 89 – General – Flowchart of Simulation Procedures: Modified the flowchart and deleted the second page</li> <li>Slide 90 – General – PMIC Models: Modified the answer about the PMIC VRM model</li> <li>Slide 92 – General – Port Definition: Modified the answer to include distributed ports</li> </ul> |  |

#### **Contents**

|   |                                 |               | (6) |
|---|---------------------------------|---------------|-----|
| 1 | Introduction                    | <u>9</u>      | -   |
| 2 | PDN Theory                      | <u>13</u>     |     |
|   | 2.1 PCB Z(ω) Design Guidelines  | <u>22</u>     |     |
| 3 | PDN Design Example – Simulation | <u>32</u>     | )   |
| 4 | Stress Test (AC1)               | <u>52</u>     |     |
| 5 | Frequently Asked Questions      | <u>62</u>     |     |
|   | 5.1 General                     | <u>63</u>     |     |
|   | 5.2 Simulation                  | <u>79</u>     |     |
|   |                                 | 06.22 Inidico |     |



#### **Terms and Definitions**

| Term                        | Definition                                                                                                                                 |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Processor                   | Qualcomm Technologies, Inc. (QTI) ICs – MSM™, APQ, MPQ, and MDM                                                                            |
| Bulk capacitors             | Capacitors to smooth PMIC output response, normally by ≥ 4.7 µF                                                                            |
| Local decoupling capacitors | Capacitors closest to the processor. These capacitors improve processor response to transient current demand, normally by $\leq 1 \ \mu F$ |



Section 1

### Introduction

#### **Scope and Intended Audience**

This document is intended for engineers who are designing with QTI devices that operate with clock frequencies of approximately 800 MHz and higher. This document contains important information about how to design the power delivery network (PDN) to minimize impedance over the frequency range of interest. Proper PDN design prevents violations of  $V_{min}$  or  $V_{max}$  during voltage transients that occur under normal operating conditions.

#### What is included in the PDN?

- Voltage regulators residing in the power management IC (PMIC)
  - Switched mode power supply (SMPS)
  - Low-dropout regulator (LDO)
- Regulator output inductor (SMPS only) + bulk capacitor(s)
- All passive components and their connections to the processor power grid
- Copper traces connecting the regulator output to the processor power pins
- Copper plane connecting processor ground pins to regulator ground pins

#### Introduction (1 of 2)

A properly designed PDN helps ensure supply voltage compliance to the required operating conditions of processors and other integrated circuitry.

Proper PDN design ensures that  $V_{min} \le V(t) \le V_{max}$  during all di/dt events.

- V(t) is the voltage measured at the processor power pins as a function of time.
- V<sub>min</sub> is the minimum voltage allowed (DC + transient) at the processor power supply pins to guarantee proper operation over all variations of process and temperature as listed in the device specification.
- V<sub>max</sub> is the maximum voltage allowed (DC + transient) at the processor power supply pins to guarantee proper operation over all variations of process and temperature as listed in the device specification.

#### Introduction (2 of 2)



- Key formula:  $V(t) = VDD(t) \pm F^{-1}\{Z(\omega)I(\omega)\}$ 
  - VDD (t) is the instantaneous voltage at the PMIC output.
  - I(w) is the load current as a function of frequency.
  - Z(w) is the impedance of the PDN determined from the load (processor power supply pins), back toward the PMIC and is dominated by:
    - PCB metal power planes (DC to ~3 kHz)
    - PMIC regulator response and external bulk capacitors (~3 kHz to ~300 kHz)
    - PCB metal planes and local decoupling capacitor values (~300 kHz to ~10 MHz)
    - Local decoupling capacitor connections to processor power supply pins and distance between power and ground planes (~10 MHz onwards)



Section 2

## PDN Theory

2.1 PCB  $Z(\omega)$  Design Guidelines



#### **Z(f)**: R, L, C

Impedance: Resistor Z = R

Inductor  $Z = j\omega L$ 

Capacitor  $Z = 1/(j\omega C)$ 

On a log/log scale, these impedances graph as lines of constant slope vs  $\omega$ .



#### **Series RLC Resonance**



#### **Parallel RLC Resonance**



#### PDN Theory (1 of 5)

The PDN impedance (Z) is modeled by combinations of capacitance, inductance, and resistance.

• Inductor:  $Z = j\omega L$ 

Capacitor: Z = 1/(jωC)

• Resistor: Z = R



- Combinations of larger inductance and smaller capacitance result in a higher impedance.
- Combinations of smaller inductance and larger capacitance result in a lower impedance.

#### PDN Theory (2 of 5)



**Note:** This is a simplified PDN model.

#### PDN Theory (3 of 5)

#### Key Concept – Loop Inductance

The amount of *loop inductance* associated with the PDN routing on a PCB is primarily determined by:

- The physical dimensions of the current carrying conductors (power net) and the closeness of the return path (ground net).
- The physical dimensions and placement of the passive components connected to the PDN (primarily decoupling capacitors and possibly resistors).

Loop inductance is directly proportional to the area encompassed by a power net and its return path. <u>A large area implies a large loop inductance</u>.

Therefore, key steps to reducing loop inductance are:

- Reducing the lengths (x) of both power and ground nets.
- Reducing the vertical distance (y) between power and ground (return) nets.
  - See the Stack-up Considerations slide.
- Routing multiple current loops in parallel. Ltotal = L1 × L2/(L1 + L2). This is because the parallel loops can support more current for the same voltage drop.
  - Wider power and ground (return) traces with broadside (over-under) coupling effectively provide more loops in parallel to reduce inductance.
- Optimally placing and connecting decoupling capacitors. This reduces effective loop area because
  the capacitors electrically close the parallel inductive branch loops; good placement + connection =
  smaller loops in parallel.
  - See the Capacitor Placements slide.

#### PDN Theory (4 of 5)

At higher frequencies (not shown in figure), the PDN impedance is a function of package RLC and board loop inductance.



**Note:** The exact frequencies Fa, Fb, and Fc depend on the PMIC regulator used, bulk capacitors, inductor (SMPS only), board impedance, decoupling capacitors, etc.

#### PDN Theory (5 of 5)

The PDN response in a given frequency range can be resistive, capacitive, or inductive. It is composed of both series and parallel resonances as shown below.







Section 2.1

## PCB Z(ω) Design Guidelines

#### PCB $Z(\omega)$ Design Guidelines (1 of 4)



- DC-3 kHz → PCB metal routing to meet the DC resistance specification
  - First, address thermal design requirements relative to the placement of the PMIC and processor
  - Maximize metal thickness (½ vs. ⅓ oz. Cu)
  - Use sufficiently wide power traces
  - Use multiple parallel power and ground vias

#### PCB $Z(\omega)$ Design Guidelines (2 of 4)



- 3 kHz–300 kHz → PMIC regulator response and bulk capacitors
  - Use QTI-supplied PMIC settings and reference schematic values
  - Follow QTI design guidelines for optimal placement of the bulk capacitors
  - Maximize metal thickness (½ vs. ⅓ oz. Cu); use wider power traces
  - Use multiple parallel power and ground vias

#### PCB $Z(\omega)$ Design Guidelines (3 of 4)



- 300 kHz–10 MHz → PCB layout and decoupling capacitors
  - Engineer capacitor values, body sizes, and placement to meet impedance specification

#### PCB $Z(\omega)$ Design Guidelines (4 of 4)



- 10 MHz onwards → Capacitors and PCB connection
  - Current always takes the path of least impedance. At these high frequencies, PDN loop inductance, value, and placement of capacitors attached to power pins dominates impedance.
  - Local decoupling capacitors should be placed as close as possible to the processor power and ground pins. Use back-side
    capacitors if possible. Each capacitor should have its own via directly to the ground plane and power plane layer.
  - Power and ground vias and planes should be as close together as possible.
- See the <u>Stack-up Considerations</u> and <u>Capacitor Placements</u> slides.

#### PCB Z(ω) Design Guidelines – Static DC IR Drop

Calculate the resistance of power trace between PMIC and MSM using:

- $R = \rho (L/A)$  where
- ρ = Resistivity of copper
- L = Length of trace
- A = Cross-section area = Width of trace × thickness of trace

  Calculate the minimum number of vias required to carry the current. Always use more vias than the minimum required.
- Minimum vias ≥ Total current/Current carrying capacity of each via
- Copper paste filled vias are used in certain PCBs. Copper paste is electrically and thermally less conductive than copper. More vias are required when using copper paste vias.

Static IR drop analysis shows current densities at different locations in the layout.



#### PCB $Z(\omega)$ Design Guidelines – Stack-up Considerations

Power and ground should be located on adjacent layers separated by as thin a dielectric as possible to reduce loop inductance.

| No | Layer      | Thickness (μm) | Scenario I | Scenario II |
|----|------------|----------------|------------|-------------|
| 1  | Cu         | 25             |            |             |
|    | Dielectric | 50             |            |             |
| 2  | Cu         | 20             |            |             |
|    | Dielectric | 50             |            | <u> </u>    |
| 3  | Cu         | 20             | Gnd        | Signal      |
|    | Dielectric | 65             |            |             |
| 4  | Cu         | 20             | Signal     | Gnd         |
|    | Dielectric | 65             | J. 20.     |             |
| 5  | Cu         | 17             | Pwr        | Pwr         |
|    | CORE       | 100            | 0.th       | ' <u>'</u>  |
| 6  | Cu         | 17             | Gnd        | Signal      |
|    | Dielectric | 65             | i!         |             |
| 7  | Cu         | 20             | Signal     | Gnd         |
|    | Dielectric | 65             |            |             |
| 8  | Cu         | 20             |            |             |
|    | Dielectric | 50             |            |             |
| 9  | Cu         | 20             |            |             |
|    | Dielectric | 50             |            |             |
| 10 | Cu         | 25             |            |             |
| 10 | Cu         | 25             |            |             |

Better (Dielectric is thinner)

Worse (Dielectric is thicker)

#### **PCB Z(ω) Design Guidelines – Capacitor Placements**

Lower power-ground loop area reduces loop inductance thereby improving the effectiveness of a capacitor at high frequencies.

Local decoupling capacitors must be placed as close to the MSM pins as possible.



**Note:** Geometries are not to scale.

#### PCB Z(ω) Design Guidelines – Decoupling Capacitor Routing

Capacitor effective loop inductance is geometry based.

- Body size influences self-inductance; capacitors with smaller body sizes have lower ESL.
- Locate power-ground vias as close to each other as possible; small loops have lower inductance.
- Locate vias close to the capacitor terminals; small loops have lower inductance.
- Multiple parallel power-ground via pair connections reduce mounting inductance; parallel loops have lower inductance.
- Avoid sharing vias with adjacent capacitors; parallel loops have lower inductance, series loops have higher inductance.
- Three-terminal capacitors such as X2Y devices can offer lower inductance than two-terminal devices.
  - With good layout the three-terminal devices are connected with small loops and parallel loops.
  - The multiple terminal design also provides small loops and parallel loops inside the device for lower ESL.

#### PCB Z(ω) Design Guidelines – Decoupling Capacitors Response and Routing









Section 3

## PDN Design Example – Simulation

Steps to Reduce the PDN Impedance of the PCB

#### PDN Design Example (1 of 2)

The following definitions are used throughout this design example:

- Effective capacitance: The total shunt capacitance over the PDN between the source and the load
- Effective inductance: The loop inductance from the processor power pins to the closest "local" bypass capacitors



#### PDN Design Example (2 of 2)

This PDN impedance reduction example uses the QSD8650A device.

**Note:** All impedance graphs shown in the following slides are simulated results that correlate accurately to measured results.

- Bulk capacitor (at the PMIC output) (modification case 1)
- Wide traces/copper fill (modification case 2 and case 3)
- Local decoupling capacitors (at the MSM input)
  - Placement (minimize the distance to the processor power supply pins) (modification case 4, step 1 and case 5, step 1)
  - Value (modification case 5, step 2)
- Layer thickness (modification case 5, step 3)
- Distance between PMIC and the processor power supply pins (<u>General Via Routing</u>)
- Distance between power and ground planes (<u>General PCB Area and BOM Count</u>)
- Via (<u>General Trace Width</u>)

#### **Original Layout/Conditions**

- DC resistance (by PowerDC):
- Power path:
  - From MSM/QSD to R504: 1 mΩ
  - R504: 4 mΩ
  - From R504 to L402: 6.5 mΩ (11.5 mΩ total)
- Ground path:
  - From U201 to GND node near L402: 1.7 mΩ
- Total is 11.5 mΩ + 1.7 mΩ = 13.2 mΩ This does not meet the 10 mΩ specification at DC.



**Port 2 – PMIC (L402)** 

Port 1 - Processor

| Capacitance | 2.2 μF | 1 μF | 22 µF |
|-------------|--------|------|-------|
| Quantity    | 9      | 4    | 1     |

#### **Modification – Case 1**

Add more bulk capacitors at the PMIC side to improve the low-frequency response.



| Capacitance | Original | Case 1 |
|-------------|----------|--------|
| 2.2 µF      | 9        | 9      |
| 1 μF        | 4        | 4      |
| 22 µF       | 1        | 1      |
| 47 μF       | _        | 2      |
| Total       | 14       | 16     |

# **Change in PDN Impedance – Case 1**



freq, Hz

PMIC = ideal voltage source

|          | Effective<br>C | Effective<br>L |
|----------|----------------|----------------|
| Original | 45.3 μF        | 1.05 nH        |
| New      | 137.2 µF       | 1.05 nH        |

**Observation**: Large bulk capacitors improve PDN impedance as shown, but even more important is their role in reducing PMIC effective impedance below 100 kHz (not shown in these simulations). Follow the PMIC data sheet and reference schematic for proper values (i.e., the QSD8250A PMIC only recommends a 22 µF maximum bulk capacitor).

# **Modification – Case 2**

Replace the 2.2 μF capacitors with 4.7 μF with no change to routing.



| Capacitance | Original | New        |
|-------------|----------|------------|
| 2.2 μF      | 9        | -          |
| 1 μF        | 4        | -          |
| 4.7 μF      | -        | <b>4</b> 9 |
| 0.47 μF     | _        | 4          |
| 22 µF       | 1        | 1          |
| 47 µF       | _        | _          |
| Total       | 14       | 14         |

- No layout/capacitor placement changes
- Replaced only the 2.2  $\mu F$  capacitor with 4.7  $\mu F$  capacitors and replaced the 1  $\mu F$  capacitors with 0.47  $\mu F$  capacitors

# **Change in PDN Impedance – Case 2**



**Observation**: Increasing the value of local capacitors without changing the PDN routing did not help reduce the effective inductance. Effective inductance is dominated by the current path from the chip pins to the local decoupling capacitors, not the capacitor values themselves.

### **Modification – Case 3**

Take out the current measurement resistor and fill in the shape.



| Capacitance | Original | New |
|-------------|----------|-----|
| 2.2 µF      | 9        | 9   |
| 1 μF        | 4        | 4   |
| 22 µF       | 1        | 1   |
| Total       | 14       | 14  |

No changes in the bypass capacitor arrangements

# **Change in PDN Impedance – Case 3**



# PMIC = ideal voltage source

|          | Effective<br>C | Effective<br>L |
|----------|----------------|----------------|
| Original | 45.3 µF        | 1.05 nH        |
| New      | 45.3 µF        | 1.05 nH        |

**Observation**: Removing the series R showed a 4 m $\Omega$  improvement in low-frequency impedance from the MSM chip to the PMIC (see <u>Original Layout/Conditions</u>).

### **Modification - Case 4**

Add four back-side bypass capacitors.

# Top and bottom layer



| Capacitance | Original | New |
|-------------|----------|-----|
| 2.2 µF      | 9        | 13  |
| 1 μF        | 4        | 4   |
| 22 μF       | 1        | 1   |
| Total       | 14       | 18  |

## **Bottom layer only**

Four extra 2.2 µF capacitors were added on the opposite side from the chip.



# **Change in PDN Impedance – Case 4**



PMIC = ideal voltage source

|          | Effective<br>C | Effective<br>L |
|----------|----------------|----------------|
| Original | 45.3 μF        | 1.05 nH        |
| New      | 54.7 μF        | 0.83 nH        |

**Observation**: Adding back-side capacitors without optimizing the capacitor routing only marginally reduced the PDN inductance. The next case shows that re-engineering the routing of those capacitors was key.

# Modification - Case 5 Step 1

Use back-side capacitors and reduce the size of other capacitors to place them as close to the processor power pins as possible.

### Power routing (all layer view)



Local decoupling capacitor placement (top/bottom layers)



| Capacitance         | C         | Priginal |   | New |  |
|---------------------|-----------|----------|---|-----|--|
| 0.47 µF (same side) |           |          | 7 |     |  |
| 0.47 μF (back side) | k side) – |          | 7 |     |  |
| 2.2 μF              |           | 9        |   | -   |  |
| 1 μF                |           | 4        |   | _   |  |
| 22 μF               |           | 1        |   | 1   |  |
| Total               |           | 14       |   | 15  |  |

Reduced overall DC resistance from U14 (MSM) to PMIC by decreasing length and widening the PDN trace

Power:  $6.3 \text{ m}\Omega$ ; GND:  $3.5 \text{ m}\Omega$ 

Total loop: 9.8 m $\Omega$  vs. 13.2 m $\Omega$  original (26% reduction)

# Change in PDN Impedance – Case 5 Step 1



# PMIC = ideal voltage source

|          | Effective<br>C | Effective<br>L |
|----------|----------------|----------------|
| Original | 45.3 μF        | 1.05 nH        |
| Step 1   | 29.0 μF        | 0.17 nH        |

**Observation**: With an improved breakout strategy and re-engineering of the via patterns, the PDN impedance is significantly reduced at both low and high frequency.

**Back-side capacitors** with close **placement** and short **routing** of the traces to the processor power pins and ground plane reduce effective L. However, reduction of effective C has caused an increase in impedance at mid frequency.

# Modification - Case 5 Step 2

- To reduce the LC resonance peak ~1.5 MHz, all of the same-side decoupling capacitors were changed from 0.47 μF 0201 to 2.2 μF 0402. The pad size and PDN routing stayed the same; only the capacitance and ESL value in the circuit definition were changed.
- The impedance beyond 10 MHz is dominated by the effective inductance of the back-side capacitors and their routing to the processor power supply pins.

**Note:** There was not enough room for the required power/ground vias if all back-side 0201 capacitors were replaced by 0402.

Improve the LC resonance region.

Local decoupling capacitors (top side)



| Capacitance         |       | Quantities |
|---------------------|-------|------------|
| 2.2 µF (top side)   |       | 7          |
| 0.47 µF (back side) |       | 7          |
| 22 μF               |       | 1          |
|                     | Total | 15         |

# **Change in PDN Impedance – Case 5 Step 2**



PMIC = ideal voltage source

|                  | Effective<br>C | Effective<br>L |
|------------------|----------------|----------------|
| Case 5<br>Step1  | 29.0 μF        | 0.17 nH        |
| Case 5<br>Step 2 | 41.2 μF        | 0.17 nH        |

**Observation**: Replacing all of the same-side 0.47 μF capacitors with the 2.2 μF capacitors helped reduce the mid-frequency LC resonance peak. The high-frequency response (> 10 MHz) stays the same as Case 5 Step 1 because there were no routing changes. (This effective inductance is due to the back-side capacitors and their routing to the processor power supply pins.)

# Modification - Case 5 Step 3



- The dielectric thickness between core layers was reduced as shown above.
- The total board thickness was reduced by 200 μm.

# **Change in PDN Impedance – Case 5 Step 3**



PMIC = ideal voltage source

|                  | Effective C | Effective L |
|------------------|-------------|-------------|
| Case 5<br>Step 2 | 41.2 µF     | 0.17 nH     |
| Case 5<br>Step 3 | 41.2 µF     | 0.135 nH    |

**Observation**: When the board thickness (distance between power and ground planes) was reduced, the vias and current loop associated with the back-side capacitors became smaller, reducing the effective inductance.

# **Final Capacitors Selections**

| Capacitance                 | Original       | Case 5<br>Step 1 | Case 5<br>Step 2 |
|-----------------------------|----------------|------------------|------------------|
| 2.2 μF (same side)          | 9              | N -              | 7                |
| 1 μF (same side)            | 4              | - /              | _                |
| 0.47 μF (same side)         | \ <del>.</del> | 7                | _                |
| 0.47 μF (back side)         | 59             | 7                | 7                |
| 22 μF (PMIC load capacitor) | 1,052,000      | 1                | 1                |
| Total                       | 14, nic        | 15               | 15               |

# **Summary**

| Design<br>changes             | Modifications                                                             | Z <sub>PDN</sub><br>DC-100 kHz | Z <sub>PDN</sub><br>100 kHz–10 MHz | Z <sub>PDN</sub><br>(> 10 MHz) |
|-------------------------------|---------------------------------------------------------------------------|--------------------------------|------------------------------------|--------------------------------|
| Original                      |                                                                           | $13.2~\text{m}\Omega$          | _                                  | $164.85~\text{m}\Omega$        |
| Modification<br>Case 5 Step 1 | <ul><li>Layout changes</li><li>Decaps selections/placements</li></ul>     | 9.8 mΩ                         | 22 mΩ                              | 26.69 mΩ                       |
| Modification<br>Case 5 Step 2 | <ul> <li>Larger capacitance/dimension<br/>change (0201 → 0402)</li> </ul> | 9.8 mΩ                         | 8 mΩ                               | 26.69 mΩ                       |
| Modification<br>Case 5 Step 3 | <ul> <li>Board thickness reduced by 200 μm</li> </ul>                     | 9.8 mΩ                         | 8 mΩ                               | 21.19 mΩ                       |

PDN impedance specification achieved.



Section 4

# Stress Test (AC1)

#### **Stress Test**

- QTI provides a stress test vector named AC1 to create large processor PDN voltage transients in order to help verify the PDN design. (Customers should also run their own high concurrency tests at temperature extremes to supplement AC1).
- This test vector can be used only on a physical board.
- Designs must meet the PDN specifications (listed in the device specifications) first by simulation before tapeout. AC1 stress test is a supplement to, not a replacement for, meeting the PDN specifications.



## **Recommended Lab Setup**

- See the next slide for probe setup.
- Use an oscilloscope with BW  $\geq$  500 MHz, DC-couple, no low-pass filter, 50  $\Omega$  input, and infinite persistence mode to capture peaks. Use 50  $\Omega$  input because it is high-impedance to the PDN and has the advantage of allowing a very stable mechanical connection to the PDN. This allows repeatable measurements without picking up RF noise.
- Connect a 50  $\Omega$  coaxial cable to the scope (not a high impedance scope probe).
- PCB: Solder the center conductor of a semi-rigid coaxial shield to the capacitor closest to the MSM. Connect the shield of the coaxial cable to the ground closest to the above mentioned capacitor. The semi-rigid coaxial shield should have an SMA-type connector to connect to the 50  $\Omega$  coaxial cable from the scope.

# **Stress Test Probe Setup**



# **Typical AC1 Waveform**

Scope capture of the AC1 script running on a MSM7x30 FFA



PMIC DC error at 25°C

# **Stress Test – Terms and Definitions (1 of 2)**



# Stress Test – Terms and Definitions (2 of 2)

- $V_{nom}$  = The PMIC set point (example: 1.2 V for the MSM8x55 device).
- $V_{min}$  and  $V_{max}$  = Refer to the specification document.
- V<sub>undershoot</sub> = The absolute value of measured undershoot relative to V<sub>nom</sub> (when running the AC1 stress test).
- $V_{overshoot}$  = The absolute value of measured overshoot relative to  $V_{nom}$  (when running the AC1 stress test ).
- $V_{pm\_dcerr\_meas}$  = The measured DC error of the PMIC relative to  $V_{nom}$ . This will be negative if the actual DC voltage is below  $V_{nom}$  and positive if it is above  $V_{nom}$ .
- $V_{pm\_dcerr\_spec}$  = The error specified in the PMIC datasheet for PMIC output voltage relative to  $V_{nom}$ . Typically, it is expressed as a percentage of output voltage; it is converted to mV.
  - Example: For PM8058 with MSM8x55, it was  $\pm 1\%$  of  $V_{nom}$ . Hence,  $V_{pm\_dcerr\_spec} = 0.01 * 1.2 V = 12 mV$ .

# Stress Test – Margin Calculations – High $(V_{margin\_h})$ and Low $(V_{margin\_l})$

- $V_{margin\_I} = V_{nom} V_{min} V_{undershoot} (V_{pm\_dcerr\_meas} + V_{pm\_dcerr\_spec})$
- $V_{margin\_h} = V_{max} V_{nom} V_{overshoot} (-V_{pm\_dcerr\_meas} + V_{pm\_dcerr\_spec})$
- Positive  $V_{margin\_l}$  and  $V_{margin\_h}$  ensures that the device  $V_{min}$  and  $V_{max}$  specifications are not violated.



# $V_{pm\_dcerr\_meas}$ Measurement

- Repeat the test setup and PCB solder connection as mentioned in Probe Setup.
- Run the AC1 stress test vector and measure the plot before the loop count begins. Use the Mean function in the scope for measurement. (See <a href="Typical AC1 waveform">Typical AC1 waveform</a> slide for an example.)
- Repeat the preceding steps over temperature (-30°C, 25°C, and 60°C).



#### **Stress Test for Other Power Rails**

**Question:** Are stress tests being developed for other power rails besides the applications processor? **Answer:** 

- Not at this time.
- However, OEMs can do the following to verify other power rails:
  - Run the applications that switches maximum load current.
  - Measure the worst-case V<sub>undershoot</sub> and V<sub>overshoot</sub> as described in the previous <u>Stress Test (AC1)</u> section.
  - Measure the V<sub>pmdcerr</sub> as described in the <u>Stress Test (AC1)</u> section.
  - Calculate V<sub>margin\_l</sub> and V<sub>margin\_h</sub> as described in the <u>Stress Test (AC1)</u> section.



Section 5

# Frequently Asked Questions

5.1 General

5.2 Simulation









Section 5.1

# General

# **General – PDN Guidelines (1 of 2)**

Question: Can you explain how the PDN impedance specifications were derived?

**Answer:** An approximation of the PCB PDN maximum impedance guideline (Zpcb) for frequencies where the PMIC impedance behavior dominates is calculated:

- A. Define Z<sub>pm</sub> as the maximum PMIC impedance (occurs at some frequency)
- B. Define Z<sub>pcb</sub> as the PCB impedance which is in series with the PMIC
- C. Define V<sub>tr</sub> as the maximum allowed voltage transient on the PCB
- D. Assume the device draws a current consisting of a sinusoid (I<sub>ac</sub>) with a DC offset (I<sub>dc</sub>); see the graph below. The frequency of the sinusoid can be at the peak PMIC impedance.
- E. The total worst case current  $(I_{max}) = I_{dc} + I_{ac}$
- F. The nominal voltage provided by the PMIC has some error represented as V<sub>pmdcerror</sub>
- G. The PMIC impedance at DC is  $\sim 0 \Omega$ .

#### Apply Ohm's law:

•  $(V_{tr} - V_{pmdcerror}) \ge Z_{pcb} * (I_{dc} + I_{ac}) + (Z_{pm} * I_{ac})$ 

Solve for  $Z_{pcb}$ :

 $^{\circ} \ Z_{pcb} \leq \{(V_{tr} - V_{pmdcerror}) - (Z_{pm} * I_{ac})\} / (I_{dc} + I_{ac})$ 



## **General – PDN Guidelines (2 of 2)**

#### MSM8x55 1.2 GHz calculation: Zpm = 140 m $\Omega$ (2 × 47 $\mu$ F capacitors)

 $_{
m o}$  I<sub>dc</sub> = 0.517 A, I<sub>ac</sub> = 0.413 A, V<sub>tr</sub> = (1.2 V - 1.1 V) = 100 mV, V<sub>pmdecerror</sub> = 12 mV

o  $Z_{pcb}$  ≤  $(V_{tr} - (Z_{pm} * I_{ac}) - V_{pmdcerror})/(I_{dc} + I_{ac})$ ≤  $(100 \text{ mV} - (140 \text{ m}\Omega * 0.413 \text{ A}) - 12 \text{ mV})/(0.517 \text{ A} + 0.413 \text{ A})$ ≤  $32.5 \text{ m}\Omega$  for PCB PDN at the PMIC resonance frequency

#### MSM8x55 calculation: Zpm = 185 m $\Omega$ (2 x 22 $\mu$ F capacitors)

 $_{\rm o}$  I<sub>dc</sub> = 0.517 A, I<sub>ac</sub> = 0.413 A, V<sub>tr</sub> = (1.2 V - 1.1 V) = 100 mV, V<sub>pmdecerror</sub> = 12 mV

o  $Z_{pcb}$  ≤  $(V_{tr} - (Z_{pm} * I_{ac}) - V_{pmdcerror})/(I_{dc} + I_{ac})$ ≤  $(100 \text{ mV} - (185 \text{ m}\Omega * 0.413 \text{ A}) - 12 \text{ mV})/(0.517 \text{ A} + 0.413 \text{ A})$ ≤  $12.5 \text{ m}\Omega$  for PCB PDN at the PMIC resonance frequency

# **General – PDN Specifications**

Question: Where can I find the PDN specifications for each chipset?

#### **Answer:**

 Starting with the MSM8x30, PDN specifications are listed in Section 3.3 of the device specification (80-xxxxx-1, where xxxxx is the family number for a chipset). For older MSM devices, Section 3.3 was used for other topics, and PDN targets are listed in Section 3.2.



# **General – Failure to Meet PDN Specification (1 of 2)**

Question: Why are these impedances referred to as "Specifications" instead of just "Targets"?

**Answer:** Maximum PCB impedances defined in Section 3.3 of the device specification are "guaranteed to pass specifications". This is similar to V<sub>min</sub> and other specifications for ICs. It means that if the PCB meets the impedance specification, CS devices should not fail while being operated according to the operating conditions (defined in the device specification). However, failure to meet the PCB Z specification does not mean that every device will experience a failure. It means that for mass production quantities operated over the valid range of voltages and temperatures allowed by the device specification, the probability of failure for some percentage of the devices is not zero.

**Question:** What if I come close to meeting the impedance specification from DC to 25 MHz, but have trouble meeting it completely at some frequencies?

**Answer:** Failing to meet the impedance specification introduces the probability of failure under the allowed range of valid operating conditions. These conditions include normal silicon aging, temperature ranges, PMIC output voltages, maximum processor operating frequencies and certain processor instruction sequences. Meeting PDN impedance specifications ensures a zero chance of failure due to PDN issues for all devices under all operating conditions.

# **General – Failure to Meet PDN Specifications (2 of 2)**

**Question:** Do I need to raise the PMIC set point voltage if I cannot meet the PDN specifications? If so, by how much?

**Answer:** Raising the PMIC voltage by a PMIC step may reduce stability issues. <u>However</u>, if the PCB PDN design is not meeting the specification, the extra power consumption and related thermal issues may impact days of use and/or processor performance. Therefore, it is strongly recommended to submit your PDN design to the QTI Customer Engineering review team as soon as possible to ensure there is enough time to achieve the PDN specifications.

**Question:** If we do not see a launch gating issue when running AC1 or our maximum concurrency use cases and we still do not meet the PDN specification, then why should we be concerned about meeting the specification?

**Answer:** During a product launch, typically only a subset of the full production distribution of the silicon has been tested.

# **General – VRM Models, Transient Simulations**

**Question:** We do not want to provide our board layout to QTI, so can QTI provide validated transient step models and PMIC models for us to do our own time domain simulations?

**Answer:** Refer to the *Simulation* section for answers regarding **PMIC**, package/die models, etc.



## **General – Trace Width (1 of 2)**

Question: How wide must the PDN traces be to meet the required impedance?

#### **Answer:**

- Wide traces reduce overall PDN impedance.
- Resistance (R) = (resistivity of copper) \* length/(width \* thickness).
- There is no specific rule for PDN trace width. To meet PDN impedance specifications, QTI recommends
  performing simulations as soon as parts placement and PDN routing are done to verify that traces are
  wide enough.
- The length and width of the trace can be measured in the layout. The thickness is decided by the weight of copper. Resistivity of copper is a constant. Hence, a first-order approximation of the trace resistance can be calculated.
- Refer to the next slide for simulation examples/recommendations.

# **General – Trace Width (2 of 2)**

# All layer view (from PMIC (port 2) output L to MSM (port 1))



Not recommended; need a wider trace for PDN

DC resistance (in PowerDC):

From port 1 (MSM) to R29: 45.3 mΩ

From R29 to L21: 3.4 mΩ



Wider trace reduces PDN impedance DC resistance (in PowerDC):

From port 1 (MSM) to R29: 25 mΩ

From R29 to L21: 2.3 mΩ

# **General – Back-side Capacitors**

**Question:** We are doing a single-sided PCB. Are back-side capacitors (under the processor) required? **Answer:** 

- Properly placed and routed back-side capacitors are an effective design option because they can greatly reduce the PDN impedance at high frequencies (> ~10 MHz) when placed as close as possible to the processor power pins. This minimizes the effective inductance associated with those capacitors. It is usually more difficult to place top-side capacitors (on the same side as the processor) with as low an effective loop inductance.
- However, there is no hard requirement to use back-side capacitors. To meet the PDN impedance specifications, QTI recommends performing simulations as soon as parts placement and PDN routing are done.
- Refer to Modification Case 4 and Case 5 Step 1 in the PDN Design Example section for more information.

# **General – Via Routing**

Question: How does via routing affect the PDN impedance?

**Answer:** Via routes to the power and ground should not be shared, but should be done individually to minimize the inductance due to the metal traces. Power and ground vias should be placed as close to each other as is practical to minimize the inductance due to loop area.



$$LEQ1 = L1//L2 + L4 + L3$$

$$LEQ2 = L11//L22 + L2 + L4 + L3$$

LEQ2 > LEQ1

#### General - PCB Area and BOM Count

**Question:** We are concerned about PCB area and BOM count in our design. Do we need to keep all the PDN bulk capacitors and local decoupling capacitors in our design as shown in the reference schematic?

#### **Answer:**

- For bulk capacitors, following the reference schematic is highly recommended. Its values have been characterized and validated on MTPs (unless otherwise noted).
- Some of the decoupling capacitors may be DNIed provided meeting PDN specifications. Refer to design guidelines for each chipsets on decoupling capacitor reduction and optimization.
- For any questions on this subject, contact QTI (open a case) to get specific answers for your particular chipset at <a href="mailto:support.cdmatech.com">support.cdmatech.com</a>.

#### General – Placement Distance between PMIC and the Processor

**Question:** What is the recommended distance between the PMIC and the processor power supply pins? **Answer:** 

- The PCB placement distance between the PMIC and the processor must be determined from the results of phone level thermal simulations using commercially available thermal simulation software (e.g., Icepak or FloTHERM).
- Placing the PMIC and the processor too close together on the PCB can greatly compromise the design from a thermal perspective.
- Once the placement of the PMIC and the processor has been defined by thermal simulation, PDN traces should be routed and verified by simulation in order to meet the device specification requirements.

#### **General – Power and Ground Planes**

Question: What is the recommended distance between the power plane and the ground plane?

**Answer:** Power and ground planes should be placed as close to each other as possible to minimize the PDN impedance/loop inductance. Use adjacent layers and minimize the distance between those layers. To meet PDN impedance specifications, QTI recommends performing **simulations as soon as parts placement and PDN routing are done**.

Refer to the **PDN** design example.

# **General – Overshoot Impact**

Question: Does voltage overshoot on the power rail impact the MSM device?

**Answer:** Yes. Voltage overshoot on the power rail does impact the MSM device. For example:

- A 1 GHz processor clock implies a 1 ns clock period.
- 1 μs of voltage overshoot transient on a corresponding PDN power rail will impact 1000 clock cycles.
- This could cause a violation of the hold time requirements of the corresponding circuitry.



#### **General – Zero-Ohm Resistor**

**Question:** Can we place a small resistor in series with the PDN for current measurement/debugging on the PDN?

#### **Answer:**

- Even  $0 \Omega$  resistors can raise the PDN impedance by 10 to  $25 \text{ m}\Omega$ . This is usually unacceptable. Therefore, it is suggested that a special shorted resistor component be created in the CAD library and placed in series with the PDN. This is the exact same size as a resistor however with a thick copper trace shorting the two pads.
- In mass production, this is simply a short circuit. When current consumption breakdown measurements are needed (usually on only a few phones), the copper trace on the shorted resistor component can be carefully cut and a small ohm resistor can be soldered across the two pads.





Section 5.2

# Simulation

# Simulation – QTI Help with Simulations

**Question:** Will QTI simulate my design?

Answer: QTI can:

• Simulate the customer's PDN in the frequency domain.

Provide the feedback on improving the PDN design where needed to meet PDN specifications.

Send a response within five business days.

QTI recommends that customers open a case to do simulations for each project at <a href="https://support.cdmatech.com">https://support.cdmatech.com</a>.



#### **Simulation – Simulation Tools**

Question: What simulation tools does QTI use?

**Answer:** 

Sigrity PowerDC: <a href="http://www.sigrity.com/products/powerdc/powerdc.htm">http://www.sigrity.com/products/powerdc/powerdc.htm</a>

Sigrity PowerSI: <a href="http://www.sigrity.com/products/powersi/powersi.htm">http://www.sigrity.com/products/powersi/powersi.htm</a>

 IMPORTANT NOTE: When the PMIC is modeled as an ideal voltage source, the importance of the large bulk capacitors at the PMIC output will not be seen in the simulation. However, these large capacitors are critical for reducing the effective impedance of the PMIC and must be retained in the design according to the reference schematics.

#### Simulation – Files Needed for Simulations

Question: Which files should we provide to QTI to do simulations?

**Answer:** One of the following layout files should be provided:

- Cadence Allegro → .brd
- $\circ$  OrCAD  $\rightarrow$  .dsn
- Mentor Graphics PADS → .pcb and .asc
- Mentor Graphics → Board Station → pcb folder
- ODB++ file Make sure that the signal names are preserved when exported from CAD tools.
- The customer MUST provide:
  - A. Accurate PCB stack-up information file in either the layout or a separate spreadsheet file. See Simulation PCB Stack-up.
  - B. The PCB schematic.
  - C. A document highlighting all the changes to the PDN from any previous revision. Include snapshots of the PCB layout. This step is very important to improve response time from QTI.

# Simulation - PCB Stack-up

**General:** A PCB stack-up is extracted from the layout file during translation. It is very important for OEMs to verify this PCB stack-up and the thickness of each layer with the PCB manufacturer to ensure the correct information is used in the PDN simulation.



# Simulation – Mentor Graphics (PADS) Files

**Question:** We are working on Mentor Graphics PADS. Do we need to provide both .pcb and .asc layout files for simulation?

**Answer:** Yes. You need to provide both .pcb and .asc layout files for simulation. The simulation environment cannot convert a .pcb file alone to an .spd (Sigrity PowerSI) file for simulation. An .asc file is also required.



## Simulation – Preparation of Layout Files

**Question:** What preparations must be done in the layout files before they are provided to Qualcomm for simulations?

**Answer:** Ensure that the following steps are implemented properly in the layout before providing the layout files to QTI.

- A. Flood the Ground fill throughout the layout.
- B. Ensure that all capacitors' values (or at least the values of the capacitors for the processor and modem power rails) are assigned to the components in the file. (Refer to the examples on the next two slides.)
- C. Ensure that all capacitors' sizes/dimensions (or at least the sizes of the capacitors for the processor and modem power rails) are assigned to the components in the file. (Refer to the examples on the next two slides.)
- D. Make sure all DNI/DNP (do not install/place) capacitors are accurately documented in the schematic.

# **Preparation for Layout Files – Example of Missing Capacitor Value in Cadence Allegro**

- All capacitor values (Farad) should be assigned in standard SPICE format such as 47μ, 2200n, 470n, etc.
  - Do not assign values as 0\_47uF.



# Preparation for Layout Files – Example of Missing Capacitor Size/Dimension in Cadence Allegro

• All capacitor dimensions should be assigned in standard package format such as 0805, 0603, 0402, or 0201.



# **Simulation – Turnaround Time for Simulation Report**

Question: What is the turnaround time to get the simulation report from QTI on my design?

#### **Answer:**

- QTI will make the maximum effort to provide a simulation report as soon as possible. However, given time and resource constraints, the **OEM should expect five business days of turnaround time to get the simulation report.** To improve this turnaround time, it is very important that the OEM provides the right files in the beginning of project. This will help facilitate the entire process. Refer to the following for more details:
  - Files Needed for Simulation
  - Preparation for Layout Files
  - Additional files from Rev B of the customer design onwards
- It is also very important, from Revision B of the customer design and onwards, to provide a document highlighting all the changes to PDN from the previous revision.

#### Simulation – Flowchart of Simulation Procedures

**Question:** We have the necessary software to do the simulations. What are the simulation steps? **Answer:** See the flowsbart on the right

**Answer:** See the flowchart on the right.

Start Convert layout file to simulation tool format. Example: Cadence Allegro .brd > Sigrity PowerSI .spd Does Check and fix conversion go translation errors through? I) Configure PCB stackup II) Assign passive component model (capacitors) III) Define PDN ports IV) Setup simulation frequency and other parameters Simulate File Note: recommend to use Sparameter or Broadband SPICE Does simulation go Check and fix models for passive components. through? simulation errors Yes Convert S-param into Z-param and observe Impedance vs. Frequency plot in logarithmic scale End

#### Simulation - PMIC Models

Question: What PMIC models are used by QTI in PDN simulations?

#### **Answer:**

- QTI does not include the PMIC in the simulation. Refer to <u>Simulation Port Definition</u> for more information.
- The VRM (PMIC) is taken into account by QTI when the specification impedance is defined in the device specification and when the VRM (PMIC) load capacitors are defined on the reference schematic. Note that frequency-domain PMIC models are small signal models that are not accurate under large loads, so QTI does lab measurements of PMIC impedance vs. load capacitor values. QTI then specifies the low frequency PDN specifications in the device specification so the PMIC impedance at resonance, added in series with the loop inductance of the PCB PDN at that frequency, will be low enough to avoid voltage excursions below V<sub>min</sub> or above V<sub>max</sub> as defined in the device specification.

# Simulation – Package/Die Models

Question: Does QTI include package and die models in the simulation?

**Answer:** The die + package parasitic is taken account by QTI when the specification impedance is defined in the device specification. QTI specifies the PDN specifications at 25 MHz so that the loop inductance of the PCB, added in series with the loop inductance of the package + die, creates a low enough impedance to avoid voltage excursions below  $V_{min}$  or above  $V_{max}$  as defined in the device specification. This makes it easier for customers because they only have to focus on meeting device specification impedances for their PCB PDN. This is done by optimizing parts placement, capacitor selection, power trace/via size, routing, and following the reference schematic.

### **Simulation – Port Definition**

**Question:** We have the tools to perform PDN simulation. How do we select the ports for simulation to generate S-parameters?

**Answer:** Refer to the PDN section of device specifications where QTI defines the ports for each power rail. Some power rails have lumped ports (all power pins as positive and all GND pins as negative on a port), while some other rails have distributed ports with clear port definition.



#### **Simulation – Resistance Measurement**

Question: Does QTI calculate power trace resistance or the power-ground loop resistance?

**Answer:** QTI specifications refer to the power-ground loop resistance. PowerDC provides the option to calculate both. Calculating the power trace resistance and the power-ground loop resistance is recommended so that the relative contributions can be understood. QTI provides the power-ground loop resistance.



# **Simulation – Current Measuring Resistor**

Sec. 5.2

**Question:** We have current measurement resistors on some of the power rails. How are these resistors modeled in the simulation?

**Answer:** Current measurement resistors are ignored in the PDN simulation, i.e., they are treated as 0  $\Omega$  resistors.

Refer to the <u>General – Zero-Ohm Resistor</u> section for recommendations regarding current measurement resistors.

Confidential and Proprietary – Qualcomm Technologies, Inc. | MAY CONTAIN U.S. AND INTERNATIONAL EXPORT CONTROLLED INFORMATION | 80-VT310-13 Rev. F

# **Simulation – Time Domain Analysis**

**Question:** The PDN simulation is done in the frequency domain. What does QTI provide for time domain verification?

**Answer:** QTI supplies the AC1 test (described in the section <u>Stress Test (AC1)</u> to help customers evaluate the margin in their designs. The PCB specification impedances are defined so that worst-case changes in load current will not cause CS quality devices to have excessive voltage excursions (below  $V_{min}$  or above  $V_{max}$ ) when they are tested over the frequency and temperature ranges listed in the operating conditions of the device specification.

## **Simulation – Chip Power Models**

Question: Does QTI use the chip power model (CPM) for PDN analysis?

**Answer:** Although QTI has evaluated CPM modeling, there are problems with the accuracy of these models; hence, QTI does not use these models to develop PCB PDN specifications.



### **Simulation – Transient Simulation**

**Question:** Does QTI do transient simulation? In transient simulation, what kind of current sink models do you use? Does QTI simulate transient voltage drop?

**Answer:** QTI PDN specifications are created as described in <u>General – PDN Guidelines</u>. The assumed current source is described in *General – PDN Guidelines* as a simple sinusoid + DC that is swept over frequency. This slide also calculates transient voltage drop.



# Questions?

You may also submit questions to:

https://support.cdmatech.com

